



# RS911xC 3.3-V and 2.5-V LVCMOS High-Performance Clock Buffer Family

### **1 FEATURES**

- High-Performance 1:2, 1:3, 1:4 LVCMOS Clock Buffer Family
- Supply Voltage: 3.3 V or 2.5 V f<sub>max</sub> = 250 MHz for 3.3 V f<sub>max</sub> = 180 MHz for 2.5 V
- Operating Temperature Range: -40°C to 85°C
- Available in TSSOP8 Package

### **2 APPLICATIONS**

• General-Purpose Communication, Industrial, and Consumer Applications

### **3 DESCRIPTIONS**

Three different fan-out variations, 1:2 to 1:4, are available. All of the devices are pin-compatible to each other for easy handling.

All family members share the same high performing characteristics such as low skew, and wide operating temperature range.

The RS911xC supports an asynchronous output enable control (1G) which switches the outputs into a low state when 1G is low.

The RS911xC family operates in a 2.5-V and 3.3-V environment and are characterized for operation from  $-40^{\circ}$ C to 85°C.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |
|-------------|---------|-------------------|--|--|
| RS9112C     |         |                   |  |  |
| RS9113C     | TSSOP8  | 3.00 mm × 4.40 mm |  |  |
| RS9114C     |         |                   |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **4 FUNCTIONAL BLOCK DIAGRAM**





# **Table of Contents**

| 1 FEATURES                                    | 1  |
|-----------------------------------------------|----|
| 2 APPLICATIONS                                | 1  |
| 3 DESCRIPTIONS                                | 1  |
| 4 FUNCTIONAL BLOCK DIAGRAM                    | 1  |
| 5 REVISION HISTORY                            | 3  |
| 6 PACKAGE/ORDERING INFORMATION <sup>(1)</sup> | 4  |
| 7 PIN CONFIGURATION AND FUNCTIONS             | 5  |
| 8 SPECIFICATIONS                              | 6  |
| 8.1 Absolute Maximum Ratings                  | 6  |
| 8.2 ESD Ratings                               | 6  |
| 8.3 Recommended Operating Conditions          | 6  |
| 8.4 Electrical Characteristics                | 7  |
| 8.5 Switching Characteristics                 | 8  |
| 9 Parameter Measurement Information           | 9  |
| 10 DETAILED DESCRIPTION                       | 11 |
| 10.1 Overview                                 | 11 |
| 10.2 Functional Block Diagram                 | 11 |
| 10.3 Feature Description                      | 11 |
| 10.4 Device Functional Modes                  | 11 |
| 11 APPLICATION AND IMPLEMENTATION             | 12 |
| 11.1 Application Information                  | 12 |
| 11.2 Typical Application                      | 12 |
| 11.3 Design Requirements                      | 12 |
| 11.4 Detailed Design Procedure                | 12 |
| 12 POWER SUPPLY RECOMMENDATIONS               | 13 |
| 12.1 Power Considerations                     | 13 |
| 13 PACKAGE OUTLINE DIMENSIONS                 | 14 |
| 14 TAPE AND REEL INFORMATION                  | 15 |



# **5 REVISION HISTORY**

Note: Page numbers for previous revisions may different from page numbers in the current version.

| VERSION | Change Date | Change Item                                                                                                                              |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| A.1     | 2024/02/27  | Initial version completed                                                                                                                |
| A.2     | 2024/07/04  | <ol> <li>Added PACKAGE/ORDERING INFORMATION and TAPE AND REEL<br/>INFORMATION</li> <li>Update PIN CONFIGURATION AND FUNCTIONS</li> </ol> |
| A.3     | 2024/08/09  | Update Recommended Operating Conditions                                                                                                  |
| A.4     | 2025/05/16  | Add t <sub>sk(o)</sub> PARAMETER                                                                                                         |
| A.5     | 2025/06/26  | Update t <sub>sk(o)</sub> PARAMETER                                                                                                      |



# 6 PACKAGE/ORDERING INFORMATION (1)

| PRODUCT | ORDERING<br>NUMBER | TEMPERATURE<br>RANGE(°C) | PACKAGE<br>LEAD | PACKAGE<br>MARKING <sup>(2)</sup> | MSL <sup>(3)</sup> | PACKAGE OPTION     |
|---------|--------------------|--------------------------|-----------------|-----------------------------------|--------------------|--------------------|
|         | RS9112CYQ          | -40°C ~85°C              | TSSOP8          | RS9112C                           | MSL3               | Tape and Reel,4000 |
| RS911xC | RS9113CYQ          | -40°C ~85°C              | TSSOP8          | RS9113C                           | MSL3               | Tape and Reel,4000 |
|         | RS9114CYQ          | -40°C ~85°C              | TSSOP8          | RS9114C                           | MSL3               | Tape and Reel,4000 |

NOTE:

(1) This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the right-hand navigation.

(2) There may be additional marking, which relates to the lot trace code information (data code and vendor code), the logo or the environmental category on the device.

(3) RUNIC classify the MSL level with using the common preconditioning setting in our assembly factory conforming to the JEDEC industrial standard J-STD-20F, Please align with RUNIC if your end application is quite critical to the preconditioning setting or if you have special requirement.



# **7 PIN CONFIGURATION AND FUNCTIONS**



### Package TSSOP8 Top View

### **Pin Functions**

|                 | PIN        |         |         | TVDE   | DECODIDITION                  |  |  |
|-----------------|------------|---------|---------|--------|-------------------------------|--|--|
| NAME            | R59112C    | RS9113C | RS9114C | IYPE   | DESCRIPTION                   |  |  |
| LVCMOS CL       | OCK INPUT  | •       |         |        |                               |  |  |
| CLKIN           | 1          | 1       | 1       | Input  | Input Pin                     |  |  |
| CLOCK OUT       | PUT ENABLE |         |         |        |                               |  |  |
| 1G              | 2          | 2       | 2       | Input  | Output Enable                 |  |  |
| LVCMOS CL       | OCK OUTPUT |         |         |        |                               |  |  |
| Y0              | 3          | 3       | 3       |        |                               |  |  |
| Y1              | —          | 8       | 8       | Output | LVCMOS output. Unused outputs |  |  |
| Y2              | —          | 5       | 5       | Output | can be left floating.         |  |  |
| Y3              | —          | -       | 7       |        |                               |  |  |
| SUPPLY VO       | LTAGE      | ·       |         |        |                               |  |  |
| V <sub>DD</sub> | 6          | 6       | 6       | Power  | 2.5-V or 3.3-Vdevice supply   |  |  |
| GROUND          | GROUND     |         |         |        |                               |  |  |
| GND             | 4          | 4       | 4       | GND    | Device ground                 |  |  |



### **8 SPECIFICATIONS**

#### 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                               | MIN  | MAX                  | UNIT |
|------------------|-------------------------------|------|----------------------|------|
| VDD              | Supply voltage                | -0.5 | 3.9                  | V    |
| VIN              | Input voltage <sup>(2)</sup>  | -0.5 | V <sub>DD</sub> +0.5 | V    |
| Vo               | Output voltage <sup>(2)</sup> | -0.5 | V <sub>DD</sub> +0.5 | V    |
| lin              | input current                 | -20  | 20                   | mA   |
| lo               | Continuous output current     | -50  | 50                   | mA   |
| τ                | Maximum junction temperature  |      | 125                  | °C   |
| T <sub>stg</sub> | Storage temperature           | -65  | 150                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) This value is limited to 3.9 V maximum.

### 8.2 ESD Ratings

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

|        |                         |                                                                                | VALUE | UNIT |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|        |                         | Human-Body Model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 |      |
| V(ESD) | Electrostatic discharge | Charged-Device Model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### ESD SENSITIVITY CAUTION

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **8.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                |                            |                                  | MIN                      | NOM        | MAX                      | UNIT |
|--------------------------------|----------------------------|----------------------------------|--------------------------|------------|--------------------------|------|
| V <sub>DD</sub> Supply voltage |                            | 3.3V supply                      | 3                        | 3.3        | 3.6                      | V    |
|                                |                            | 2.5V supply                      | 2.3                      | 2.5        | 2.7                      | v    |
| VIL                            | Low-level input voltage    | V <sub>DD</sub> = 2.3 V to 3.6 V |                          |            | V <sub>DD</sub> /2 - 600 | mV   |
| VIH                            | High-level input voltage   | V <sub>DD</sub> = 2.3 V to 3.6 V | V <sub>DD</sub> /2 + 600 |            |                          | mV   |
| VTH                            | Input threshold voltage    | V <sub>DD</sub> = 2.3 V to 3.6 V |                          | $V_{DD}/2$ |                          | mV   |
| tr/ tf                         | Input slew rate            |                                  | 1                        |            | 4                        | V/ns |
| +                              | Minimum pulse width at     | V <sub>DD</sub> = 3.0 V to 3.6 V | 1.8                      |            |                          | 56   |
| ιw                             | CLKIN                      | $V_{DD}$ = 2.3 V to 2.7 V        | 2.75                     |            |                          | 115  |
| f                              | LVCMOS clock Input         | V <sub>DD</sub> = 3.0 V to 3.6 V | DC                       |            | 250                      |      |
| ICLK                           | Frequency                  | V <sub>DD</sub> = 2.3 V to 2.7 V | DC                       |            | 180                      |      |
| TA                             | Operating free-air tempera | ture                             | -40                      |            | 85                       | °C   |



# **8.4 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|       | PARAMETER                                             | TEST CONDITIONS                                                                                       |      | <b>TYP</b> <sup>(1)</sup> | MAX | UNIT |  |
|-------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|---------------------------|-----|------|--|
| OVER  | ALL PARAMETERS FOR ALL VERSIO                         | NS                                                                                                    | •    |                           |     | •    |  |
|       | Statia device summent                                 | $1G = V_{DD}$ ; CLKIN = 0 V or $V_{DD}$ ; I <sub>0</sub> = 0<br>mA; $V_{DD}$ = 3.6 V                  |      | 3.5                       | 10  | 0    |  |
| IDD   | Static device current                                 | $1G = V_{DD}; CLKIN = 0 V \text{ or } V_{DD}; I_0 = 0$ $mA; V_{DD} = 2.7 V$                           |      | 1.5                       | 6   | ma   |  |
| IPD   | Power-down current                                    | 1G = 0 V; CLKIN = 0 V or V <sub>DD</sub> ; I <sub>O</sub> = 0<br>mA; V <sub>DD</sub> = 3.6 V or 2.7 V |      | 34                        | 60  | μA   |  |
| Car   | Power dissipation capacitance per                     | V <sub>DD</sub> = 3.3 V; f = 10 MHz                                                                   | 10.7 |                           |     | ηE   |  |
| CPD   | output <sup>(2)</sup>                                 | V <sub>DD</sub> = 2.5 V; f = 10 MHz                                                                   |      | 7.4                       |     | рг   |  |
| 1.    | Input leakage current at 1G                           | $V_1 = 0 \text{ or } V_{DD}, V_{DD} = 3.6 \text{ Vor} 2.7 \text{ V}$                                  |      | 10                        |     |      |  |
| 11    | Input leakage current at CLKIN                        | $V_1 = 0 \text{ or } V_{DD}, V_{DD} = 3.6 \text{ V or } 2.7 \text{ V}$                                |      | 28                        |     | μΑ   |  |
| •     |                                                       | VDD = 3.3 V                                                                                           |      | 42                        |     | Ω    |  |
| KOUT  | Output Impedance                                      | VDD = 2.5 V                                                                                           |      | 49                        |     |      |  |
|       |                                                       | VDD = 3 V to 3.6 V                                                                                    | DC   |                           | 250 | MHz  |  |
| TOUT  | Output frequency                                      | VDD = 2.3 V to 2.7 V                                                                                  | DC   |                           | 180 |      |  |
| OUTP  | UT PARAMETERS FOR VDD = 3.3 V ±                       | 0.3 V                                                                                                 |      |                           |     |      |  |
|       |                                                       | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -0.1 mA                                                      | 2.9  |                           |     |      |  |
| Vон   | High-level output voltage                             | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -8 mA                                                        | 2.5  |                           |     | V    |  |
|       |                                                       | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -12 mA                                                       | 2.2  |                           |     |      |  |
|       |                                                       | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 0.1 mA                                                       |      |                           | 0.1 |      |  |
| Vol   | Low-level output voltage                              | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 8 mA                                                         |      |                           | 0.5 | V    |  |
|       |                                                       | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 12 mA                                                        |      |                           | 0.8 |      |  |
| OUTP  | OUTPUT PARAMETERS FOR V <sub>DD</sub> = 2.5 V ± 0.2 V |                                                                                                       |      |                           |     |      |  |
| Maria |                                                       | V <sub>DD</sub> = 2.3 V, I <sub>OH</sub> = -0.1 mA                                                    | 2.2  |                           |     | V    |  |
| ∨он   | High-level output voltage                             | $V_{DD}$ = 2.3 V, $I_{OH}$ = -8 mA                                                                    | 1.7  |                           |     | 7 V  |  |
| Max   |                                                       | V <sub>DD</sub> = 2.3 V, I <sub>OL</sub> = 0.1 mA                                                     |      |                           | 0.1 | V    |  |
| VOL   | Low-level output voltage                              | V <sub>DD</sub> = 2.3 V, I <sub>OL</sub> = 8 mA                                                       |      |                           | 0.5 | - V  |  |

(1) All typical values are at respective nominal VDD. For switching characteristics, outputs are terminated to 50  $\Omega$  to V<sub>DD</sub>/2 (see Figure 1). (2) This is the formula for the power dissipation calculation (see and the Power Considerations section).

 $P_{tot} = P_{stat} + P_{dyn} + P_{Cload} [W]$ 

 $P_{tot} = V_{DD} \times I_{DD} [W]$   $P_{dyn} = C_{PD} \times V_{DD}^{2} \times f[W]$   $P_{cload} = C_{load} \times V_{DD}^{2} \times f \times n [W]$ 

n = Number of switching output pins



# **8.5 Switching Characteristics** over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                              | MIN | <b>TYP</b> <sup>(1)</sup> | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|-----|---------------------------|-----|------|
| OUTPUT P                            | PARAMETERS FOR VDD = 3.3                                                   | V ± 0.3 V                                    |     |                           |     |      |
| tplh/ tphl                          | Propagation delay                                                          | CLKIN toYn                                   | 0.8 |                           | 2.0 | ns   |
| t <sub>sk(o)</sub>                  | Equal load of each output                                                  |                                              |     |                           | 50  | ps   |
| t <sub>r</sub> / t <sub>f</sub>     | Rise and fall time                                                         | 20%-80% (V <sub>OH</sub> - V <sub>OL</sub> ) | 0.3 |                           | 0.8 | ns   |
| t <sub>DIS</sub>                    | Output disable time                                                        | 1G to Yn                                     |     |                           | 6   | ns   |
| t <sub>EN</sub>                     | Output enable time                                                         | 1G to Yn                                     |     |                           | 6   | ns   |
| t <sub>sk(p)</sub>                  | Pulse skew ; $t_{PLH(Yn)} - t_{PHL(Yn)}$ <sup>(1)</sup>                    |                                              |     |                           | 180 | ps   |
| tjitter                             | Additive jitter rms <sup>(2)</sup>                                         | 12 kHz to 20 MHz, fout = 250 MHz             |     |                           | 100 | fs   |
| OUTPUT F                            | PARAMETERS FOR VDD = 2.5 V                                                 | / ± 0.2 V                                    |     |                           |     |      |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Propagation delay                                                          | CLKIN to Yn                                  | 1   |                           | 2.6 | ns   |
| t <sub>sk(o)</sub>                  | Equal load of each output                                                  |                                              |     |                           | 50  | ps   |
| t <sub>r</sub> / t <sub>f</sub>     | Rise and fall time                                                         | 20%-80% (V <sub>OH</sub> - V <sub>OL</sub> ) | 0.3 |                           | 1.2 | ns   |
| t <sub>DIS</sub>                    | Output disable time                                                        | 1G to Yn                                     |     |                           | 10  | ns   |
| t <sub>EN</sub>                     | Output enable time                                                         | 1G to Yn                                     |     |                           | 10  | ns   |
| t <sub>sk(p)</sub>                  | Pulse skew ; t <sub>PLH(Yn)</sub> –<br>t <sub>PHL(Yn)</sub> <sup>(1)</sup> |                                              |     |                           | 220 | ps   |
| tjitter                             | Additive jitter rms <sup>(2)</sup>                                         | 12 kHz to 20 MHz, four = 180 MHz             |     |                           | 350 | fs   |

(1)  $t_{sk(p)}$  depends on output rise- and fall-time ( $t_r/t_f$ ). The output duty-cycle can be calculated: odc = ( $t_{w(OUT)} \pm t_{sk(p)}$ )/ $t_{period}$ ;  $t_{w(OUT)}$  is pulse-width of output waveform and  $t_{\text{period}}$  is  $1/f_{\text{OUT}}$ .

(2) Parameter is specified by characterization. Not tested in production



### **9** Parameter Measurement Information







Figure 2. Application Load With 50- $\Omega$  Line Termination



Figure 3. Application Load With Series Line Termination



Figure 4.  $t_{\text{DIS}}$  and  $t_{\text{EN}}$  for Disable Low





Note: tsk(p) = | tPLH - tPHL |





Figure 6. Rise/Fall Times t<sub>r</sub> /t<sub>f</sub>



# **10 DETAILED DESCRIPTION**

#### 10.1 Overview

The RS911xC family of devices is a low-jitter and low-skew LVCMOS fan-out buffer solution. For best signal integrity, it is important to match the characteristic impedance of the RS911xC 's output driver with that of the transmission line. Figure 2 and Figure 3 show the proper configuration per configuration for both  $V_{DD}$  = 3.3 V and  $V_{DD}$  = 2.5 V. RUNIC recommends placing the series resistor close to the driver to minimize signal reflection.

#### **10.2 Functional Block Diagram**



Figure 7. RS911xC functional block diagram

#### Table 1. Output Logic Table

| INP   | OUTPUTS |    |
|-------|---------|----|
| CLKIN | 1G      | Yn |
| Х     | L       | L  |
| L     | Н       | L  |
| Н     | Н       | Н  |

### **10.3 Feature Description**

The outputs of the RS911xC can be disabled by driving the asynchronous output enable pin (1G) low. Unused output can be left floating to reduce overall system component cost. All supply and ground pins must be connected to  $V_{DD}$  and GND, respectively.

### **10.4 Device Functional Modes**

The RS911xC operates from supplies between 2.5 V and 3.3 V.



### **11 APPLICATION AND IMPLEMENTATION**

Information in the following applications sections is not part of the RUNIC component specification, and RUNIC does not warrant its accuracy or completeness. RUNIC's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **11.1 Application Information**

The RS911xC family is a low additive jitter LVCMOS buffer solution that can operate up to 250 MHz at and 180 MHz at  $V_{DD}$  = 2.5 V. Low output skew as well as the ability for asynchronous output enable is featured to simultaneously enable or disable buffered clock outputs as necessary in the application.

### **11.2 Typical Application**



Figure 8. Example System Configuration

### **11.3 Design Requirements**

The RS911xC shown in Figure 8 is configured to fan out a 100-MHz signal from a local LVCMOS oscillator. The CPU is configured to control the output state through 1G. The configuration example is driving three LVCMOS receivers in a backplane application with the following properties:

• The CPU clock can accept a full swing DC-coupled LVCMOS signal. A series resistor is placed near the RS911xC to closely match the characteristic impedance of the trace to minimize reflections.

• The FPGA clock is similarly DC-coupled with an appropriate series resistor placed near the RS911xC.

• The PLL in this example can accept a lower amplitude signal, so a Thevenin's equivalent termination is used. The PLL receiver features internal biasing, so AC coupling can be used when common-mode voltage is mismatched.

### **11.4 Detailed Design Procedure**

Refer to Figure 3 and the Electrical Characteristics table to determine the appropriate series resistance needed for matching the output impedance of the RS911xC to that of the characteristic impedance of the transmission line.

Unused outputs can be left floating. See the Power Supply Recommendations section for recommended filtering techniques.



## **12 POWER SUPPLY RECOMMENDATIONS**

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when the jitter and phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guards the power supply system against induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed very close to the power-supply terminals and laid out with short loops to minimize inductance. RUNIC recommends adding as many high-frequency (for example, 0.1  $\mu$ F) bypass capacitors, as there are supply terminals in the package. RUNIC recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock buffer; these beads prevent the switching noise from leaking into the board supply. It is imperative to choose an appropriate ferrite bead with very low DC resistance to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation.

Figure 9 shows this recommended power supply decoupling method.



Figure 9. Power Supply Decoupling

### **12.1 Power Considerations**

The following power consideration refers to the device-consumed power consumption only. The device power consumption is the sum of static power and dynamic power. The dynamic power usage consists of two components:

• Power used by the device as it switches states.

• Power required to charge any output load.

The output load can be capacitive only or capacitive and resistive. The following formula and the power graphs in and Figure 1 can be used to obtain the power consumption of the device:

 $P_{dev} = P_{stat} + n (P_{dyn} + P_{Cload})$ 

 $P_{stat} = V_{DD} \times I_{DD} P_{dyn} + P_{Cload}$ 

where:

 $V_{DD}$  = Supply voltage ( 3.3Vor 2.5 V )

 $I_{DD}$  = Static device current (typical 3.5 mA for  $V_{DD}$  = 3.3 V; typical 1.5 mA for  $V_{DD}$  = 2.5 V)

n = Number of switching output pins

Example for device power consumption for RS9114C: four outputs are switching, f = 120 MHz,  $V_{DD}$  = 3.3 V, and  $C_{load}$  = 2 pF per output:

 $\begin{array}{l} P_{dev} = P_{stat} + n \left( P_{dyn} + P_{Cload} \right) = 11.55 \ mW + 50 \ mW = 61.55 \ mW \\ P_{stat} = V_{DD} \times I_{DD} = 3.5 \ mA \times 3.3 \ V = 11.55 \ mW \\ n \left( P_{dyn} + P_{Cload} \right) = 4 \times 12.5 \ mW = 50 \ mW \end{array}$ 



### **13 PACKAGE OUTLINE DIMENSIONS** TSSOP8<sup>(3)</sup>





RECOMMENDED LAND PATTERN (Unit: mm)





| Complexit        | Dimensions In Millimeters |       | Dimensions In Inches      |       |  |
|------------------|---------------------------|-------|---------------------------|-------|--|
| Symbol           | Min                       | Max   | Min                       | Max   |  |
| A <sup>(1)</sup> |                           | 1.200 |                           | 0.047 |  |
| A1               | 0.050                     | 0.150 | 0.002                     | 0.006 |  |
| A2               | 0.800                     | 1.050 | 0.031                     | 0.041 |  |
| b                | 0.190                     | 0.300 | 0.007                     | 0.012 |  |
| с                | 0.090                     | 0.200 | 0.004                     | 0.008 |  |
| D <sup>(1)</sup> | 2.900                     | 3.100 | 0.114                     | 0.122 |  |
| E <sup>(1)</sup> | 4.300                     | 4.500 | 0.169                     | 0.177 |  |
| E1               | 6.250                     | 6.550 | 0.246                     | 0.258 |  |
| е                | 0.650(BSC) <sup>(2)</sup> |       | 0.026(BSC) <sup>(2)</sup> |       |  |
| L                | 0.500                     | 0.700 | 0.020                     | 0.028 |  |
| Н                | 0.25                      | (TYP) | 0.01(TYP)                 |       |  |
| θ                | 1°                        | 7°    | 1°                        | 7°    |  |

NOTE:

1. Plastic or metal protrusions of 0.15mm maximum per side are not included.

BSC (Basic Spacing between Centers), "Basic" spacing is nominal.
 This drawing is subject to change without notice.



### 14 TAPE AND REEL INFORMATION REEL DIMENSIONS

TAPE DIMENSION



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel     | Reel Width | A0   | B0   | K0   | P0   | P1   | P2   | W    | Pin1     |
|--------------|----------|------------|------|------|------|------|------|------|------|----------|
|              | Diameter | W1(mm)     | (mm) | Quadrant |
| TSSOP8       | 13"      | 12.4       | 6.90 | 3.45 | 1.65 | 4.0  | 8.0  | 2.0  | 12.0 | Q1       |

NOTE:

1. All dimensions are nominal.

2. Plastic or metal protrusions of 0.15mm maximum per side are not included.



### **IMPORTANT NOTICE AND DISCLAIMER**

Jiangsu RUNIC Technology Co., Ltd. will accurately and reliably provide technical and reliability data (including data sheets), design resources (including reference designs), application or other design advice, WEB tools, safety information and other resources, without warranty of any defect, and will not make any express or implied warranty, including but not limited to the warranty of merchantability Implied warranty that it is suitable for a specific purpose or does not infringe the intellectual property rights of any third party.

These resources are intended for skilled developers designing with RUNIC products You will be solely responsible for: (1) Selecting the appropriate products for your application; (2) Designing, validating and testing your application; (3) Ensuring your application meets applicable standards and any other safety, security or other requirements; (4) RUNIC and the RUNIC logo are registered trademarks of RUNIC INCORPORATED. All trademarks are the property of their respective owners; (5) For change details, review the revision history included in any revised document. The resources are subject to change without notice. Our company will not be liable for the use of this product and the infringement of patents or third-party intellectual property rights due to its use.